Cache memory

Results: 1188



#Item
571Instruction set architectures / Computer memory / Alpha 21064 / Computer buses / Minicomputers / DEC Alpha / Conventional PCI / CPU cache / VAX / Computer hardware / Computer architecture / Computing

DECchip[removed]and DECchip[removed]Core Logic Chipsets Data Sheet Order Number: EC–QAEMB–TE Revision/Update Information:

Add to Reading List

Source URL: download.majix.org

Language: English - Date: 2013-01-10 05:03:54
572Central processing unit / Parallel computing / Microprocessors / Computer memory / CPU cache / Microarchitecture / Cache / Automatic parallelization / Superscalar / Computer hardware / Computer architecture / Computing

Software Logging under Speculative Parallelization ´ Garzar´an, Milos Prvulovicy , Jos´e Mar´ıa Llaber´ıaz , Mar´ıa Jesus ˜ V´ıctor Vinals, Lawrence Rauchwergerx , and Josep Torrellasy

Add to Reading List

Source URL: iacoma.cs.uiuc.edu

Language: English - Date: 2001-09-30 19:59:18
573Computer memory / Computer engineering / Cache / Application checkpointing / CPU cache / Microarchitecture / SPARC64 / Memory hierarchy / Runahead / Computer hardware / Computer architecture / Central processing unit

SWICH: A PROTOTYPE FOR EFFICIENT CACHE-LEVEL CHECKPOINTING AND ROLLBACK EXISTING CACHE-LEVEL CHECKPOINTING SCHEMES DO NOT CONTINUOUSLY SUPPORT A LARGE ROLLBACK WINDOW. IMMEDIATELY AFTER A CHECKPOINT, THE NUMBER OF INSTRU

Add to Reading List

Source URL: iacoma.cs.uiuc.edu

Language: English - Date: 2007-05-03 11:36:50
574Software engineering / Programming language implementation / Central processing unit / Computer memory / Compiler construction / Alias analysis / CPU cache / Loop unwinding / Linearizability / Computing / Computer architecture / Compiler optimizations

DeAliaser: Alias Speculation Using Atomic Region Support Wonsun Ahn Yuelu Duan Josep Torrellas

Add to Reading List

Source URL: iacoma.cs.uiuc.edu

Language: English - Date: 2013-01-25 16:44:16
575Central processing unit / Parallel computing / Chunk / Process / CPU cache / Computer architecture / Computing / Computer hardware / Computer memory

do i:[removed][removed] Two Hardware-Based Approaches for Deterministic Multiprocessor Replay By Derek R. Hower, Pablo Montesinos, Luis Ceze, Mark D. Hill, and Josep Torrellas

Add to Reading List

Source URL: iacoma.cs.uiuc.edu

Language: English - Date: 2010-12-26 23:39:42
576Parallel computing / Non-Uniform Memory Access / Cache-only memory architecture / CPU cache / Memory architecture / Uniform memory access / Kendall Square Research / Cache / Random-access memory / Computing / Computer memory / Concurrent computing

Encyclopedia of Parallel Computing “00166” — [removed] — 14:04 — Page 1 — #2 C 

Add to Reading List

Source URL: iacoma.cs.uiuc.edu

Language: English - Date: 2011-05-19 11:47:48
577Cache / CPU cache / Computer architecture / Computing / R10000 / Computer hardware / Central processing unit / Computer memory

L1 Data Cache Decomposition for Energy Efficiency Michael Huang, Jose Renau, Seung-Moon Yoo, and Josep Torrellas University of Illinois at Urbana-Champaign http://iacoma.cs.uiuc.edu ABSTRACT

Add to Reading List

Source URL: iacoma.cs.uiuc.edu

Language: English - Date: 2010-12-27 11:58:14
578Cross-platform software / PostgreSQL / Computer memory / GiST / Cache / Sync / Disk buffer / CPU cache / Performance tuning / Software / Computing / Computer hardware

PostgreSQL Performance Tuning

Add to Reading List

Source URL: momjian.us

Language: English - Date: 2015-04-15 18:13:51
579Computer memory / Computer hardware / CPU cache / Central processing unit / Instruction set architectures / Cache algorithms / Memory hierarchy / Blue Gene / Xeon / Computer architecture / Computing / Cache

Using an Adaptive HPC Runtime System to Reconfigure the Cache Hierarchy Ehsan Totoni, Josep Torrellas, Laxmikant V. Kale Department of Computer Science, University of Illinois at Urbana-Champaign, Urbana, IL 61801, USA E

Add to Reading List

Source URL: iacoma.cs.uiuc.edu

Language: English - Date: 2014-08-13 13:31:19
580Computer memory / Scheduling algorithms / Microprocessors / Computer architecture / Multi-core processor / Parallel computing / AMD 10h / Jumbo frame / CPU cache / Computing / Computer hardware / Concurrent computing

Characterizing the Impact of End-System Affinities On the End-to-End Performance of High-Speed Flows Nathan Hanford1 , Vishal Ahuja1 , Mehmet Balman2 , Matthew K. Farrens1 , Dipak Ghosal1 , Eric Pouyoul2 and Brian Tierne

Add to Reading List

Source URL: www.es.net

Language: English - Date: 2014-12-11 12:32:11
UPDATE